可能感興趣的商品

  • DSP56852VFE

    廠商:Freescale

    類別:16位單片機(jī)

  • DSP56853FGE

    廠商:Freescale

    類別:16位單片機(jī)

  • DSP56854FGE

    廠商:Freescale

    類別:16位單片機(jī)

  • DSP56855BUE

    廠商:Freescale

    類別:16位單片機(jī)

  • DSP56857BUE

    廠商:Freescale

    類別:16位單片機(jī)

最近瀏覽過的商品

pic

W631GG8KB

廠商:
Winbond
類別:
利基動(dòng)態(tài)隨機(jī)存取內(nèi)存
包裝:
-
封裝:
Packaged in WBGA 78 Ball (8x10.5mm2), using Lead free materials with RoHS compliant
無鉛情況/ROHS:
無鉛
描述:
The W631GG8KB is a 1G bits DDR3 S...

我要詢價(jià)我要收藏

  • 參數(shù)
  • 描述
  • 文檔
參數(shù) 數(shù)值
Speed Grade DDR3-1333//-15/15I
Speed Grade DDR3-1600//-12
Speed Grade DDR3-1866//-11
Voltage 1.5V±0.075V
CL-tRCD-tRP 11-11-11
CL-tRCD-tRP 13-13-13
CL-tRCD-tRP 9-9-9
Status P
RoHS Y
Package Packaged in WBGA 78 Ball (8x10.5mm2), using Lead free materials with RoHS compliant
Organization 128Mbitx8/8 Banks

Description
The W631GG8KB is a 1G bits DDR3 SDRAM and speed involving -11/-12/-15 and -15I Status: Mass Production
Features
Power Supply: VDD, VDDQ = 1.5 V ± 0.075 V
Double Data Rate architecture: two data transfers per clock cycle
Eight internal banks for concurrent operation
8 bit prefetch architecture
CAS Latency: 6, 7, 8, 9, 10, 11 and 13
Burst length 8 (BL8) and burst chop 4 (BC4) modes: fixed via mode register (MRS) or selectable On- The-Fly (OTF)
Programmable read burst ordering: interleaved or nibble sequential
Bi-directional, differential data strobes (DQS and DQS#) are transmitted / received with data
Edge-aligned with read data and center-aligned with write data
DLL aligns DQ and DQS transitions with clock
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge, data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
Posted CAS with programmable additive latency (AL = 0, CL - 1 and CL - 2) for improved command, address and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Auto-precharge operation for read and write bursts
Refresh, Self-Refresh, Auto Self-refresh (ASR) and Partial array self refresh (PASR)
Precharged Power Down and Active Power Down
Data masks (DM) for write data
Programmable CAS Write Latency (CWL) per operating frequency
Write Latency WL = AL + CWL
Multi purpose register (MPR) for readout a predefined system timing calibration bit sequence
System level timing calibration support via write leveling and MPR read pattern
ZQ Calibration for output driver and ODT using external reference resistor to ground
Asynchronous RESET# pin for Power-up initialization sequence and reset function
Programmable on-die termination (ODT) for data, data mask and differential strobe pairs
Dynamic ODT mode for improved signal integrity and preselectable termination impedances during writes
1K Byte page size
Interface: SSTL_15

請(qǐng)選擇文檔類型:
文檔(document)
文檔名稱 文檔類型 軟件 描述
W631GG8KBPDF下載 點(diǎn)擊下載 點(diǎn)擊下載